# HARDWARE DESCRIPTION LANGUAGE

Digital Design (with an introduction to the Verilog HDL) 6<sup>th</sup> Edition, M. Morris Mano, Michael D. Ciletti



Dr. Kalpana Settu
 Assistant Professor
 ECE, IIITDM Kancheepuram

#### HDL

- A hardware description language (HDL) is a computer-based language that describes the hardware of digital systems in a textual form. It resembles an ordinary computer programming language, such as C, but is specifically oriented to describing hardware structures and the behavior of logic circuits.
- It can be used to represent logic diagrams, truth tables, Boolean expressions, and complex abstractions of the behavior of a digital system.
- One way to view an HDL is to observe that it describes a relationship between signals that are the inputs to a circuit and the signals that are the outputs of the circuit.
- There are two standard HDLs that are supported by the IEEE: VHDL and Verilog (IEEE: Institute of Electrical and Electronics Engineers).
- Why Verilog, not VHDL? Easier!!

Very High Speed Integrated Circuit (VHSIC) Hardware Description Language (VHDL)

# Three Modeling Styles in Verilog

- ➤ <u>Gate-level Modeling</u> (also known as Structural modeling) describes a circuit by specifying its gates and how they are connected with each other.
- <u>Dataflow Modeling</u> is used mostly for describing the Boolean equations of combinational logic and uses continuous assignment statements with the keyword "assign".
- <u>Behavioral Modeling</u> uses procedural assignment statements with the keyword "always". It is used mostly to describe sequential circuits.

## Gate-level Modeling

#### **Module Description**

• **Keywords:** module, endmodule, input, output, wire, and, or, not



```
// Verilog model of circuit of Figure 3.35. IEEE 1364–1995 Syntax names given to modules, variables
module Simple_Circuit (A, B, C, D, E);
 output
                  D, E;
                  A, B, C;
 input
 wire
                  w1:
                                      gate instance (output, input)
                  G1 (w1, A, B): // Optional gate instance name
 and
                  G2 (E, C);
 not
                  G3 (D, w1, E);
 or
endmodule
```

input and output specify which of the ports are inputs and which are outputs

module and endmodule → start and end of the declaration (description) of the module

wire → internal connection

and, or, not → primitive gates (basic functional block used in Verilog HDL)

## Create Verilog Script



## Verilog Script





## Save Your Script



You can create a folder called "Data" and save the file named "and.v" in the folder

## Compile Your Script



## Compile Your Script



#### **Test Bench**

- In order to simulate a circuit with an HDL, it is necessary to apply inputs to the circuit so that the simulator will generate an output response.
- An HDL description that provides the stimulus to a design is called a *test bench*.
- In its simplest form, a test bench is a module containing a signal generator and an instantiation of the model that is to be verified.

#### Create a Test Bench

```
C:/intelFPGA_pro/17.0/data/test_bench_2var.v - Default :
 Ln#
          include "C:/intelFPGA pro/17.0/data/and.v"
                module tb func;
                                           reg → register
                reg A = 1'b0;
                reg B = 1'b0;
                                           1'b0 \rightarrow 1 bit, binary code, value 0
                wire F:
                func and M1 (F,A,B);
        initial
                            #2000 means run 2000 time units and then stop (total
  9
                begin
 10
                #2000;
                            simulation generates waveforms over an interval of 2000
 11
                $stop;
                            ps)
 12
                end
 13
        initial
 14
                begin
                                          After 250 time units A is 0 and B is 1
 15
                #250 A = 1'b0; B = 1'b1;
                #250 A = 1'b1; B = 1'b0;
 16
 17
                #250 A = 1'b1; B = 1'b1;
 18
                end
 19
         endmodule
 20
```

- Understand the script
- Save it as "test\_bench\_2var.v"



#### Simulate the Test Bench

- After compiling, go to Library "work" and find the module called "tb\_func", which you defined in your test bench.
- Right click tb\_func and click on "simulate".





## Waveforms



## **Data Flow Modeling**

A Boolean function can be directly described in Verilog. You do not need to care about gate-level logic.

> Here is an example of how do you write an "AND" operation in Verilog using the command

"assign".

```
In#

1   module func_and(F,A,B);
2   input A,B;
3   output F;
4   assign F=A&B;
5   endmodule
6
```

The operator "&" means "AND" operation.

```
Example:
```

$$F = B'C + BC'A' + (A \oplus C)$$
assign  $F = (\sim B \in C) \mid (B \in \sim C \in \sim A) \mid (A \cap C);$ 

## **Behavioral Modeling**

 Behavioral Modeling uses procedural assignment statements with the keyword "always". It is used mostly to describe sequential circuits.

always @(A or B or select)

The procedural assignment statements inside the always block are executed every time there is a change in any of the variables listed after the @ symbol.

#### DFF Module

```
module DFF(Q,D,CLK);
input D,CLK;

output Q;
reg Q;

always @(posedge CLK)
Q<=D;
endmodule</pre>
```

always @(posedge CLK)→ This statement will initiate execution of the procedural statements in the associated always block if a change occurs in posedge CLK





## Verilog simulation

- To complete a verilog simulation, we need to do following steps:
  - 1. Create a file for a main logic Verilog script, named "xxx.v".
  - 2. Create a test bench file, also named "zzz.v", to test your script.
  - 3. Compile each script → check if scripts are correct.
  - 4. Simulate the test bench.
  - 5. Add Wave and Run to evaluate timing signals.
  - 6. Use wave function to check the results.

### The End

#### Reference:

1. Digital Design (with an introduction to the Verilog HDL) 6th Edition, M. Morris Mano, Michael D. Ciletti

<u>Note</u>: The slides are supporting materials for the course "Digital Circuits" at IIITDM Kancheepuram. Distribution without permission is prohibited.